# HCS08 CPU INSTRUCTION SET

**Tsinghua Freescale MCU/DSP Application Center** 

# HCS08 CPU指令表

| Bit-Mani                | ipulation              | Branch                |                       | Rea                    | d-Modify-W             | /rite                  |                       | Cor                    | ntrol                 |                      |                      | Register             | r/Memory             |                      |                     |
|-------------------------|------------------------|-----------------------|-----------------------|------------------------|------------------------|------------------------|-----------------------|------------------------|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|---------------------|
| 00 5<br>BRSET0<br>3 DIR | 10 5<br>BSET0<br>2 DIR | 20 3<br>BRA<br>2 REL  | NEG 2 DIR             | 40 1<br>NEGA<br>1 INH  | 50 1<br>NEGX<br>1 INH  | 60 5<br>NEG<br>2 IX1   | 70 4<br>NEG<br>1 IX   | 80 9<br>RTI<br>1 INH   | 90 3<br>BGE<br>2 REL  | SUB                  | BO 3<br>SUB<br>2 DIR | SUB                  | SUB                  | E0 3<br>SUB<br>2 IX1 | F0 3<br>SUB<br>1 IX |
| 01 5<br>BRCLR0<br>3 DIR | 11 5<br>BCLR0<br>2 DIR | 21 3<br>BRN<br>2 REL  | 31 5<br>CBEQ<br>3 DIR | 41 4<br>CBEQA<br>3 IMM | 51 4<br>CBEQX<br>3 IMM | 61 5<br>CBEQ<br>3 IX1+ | 71 5<br>CBEQ<br>2 IX+ | 81 6<br>RTS<br>1 INH   | 91 3<br>BLT<br>2 REL  | A1 2<br>CMP<br>2 IMM | B1 3<br>CMP<br>2 DIR | C1 4<br>CMP<br>3 EXT | D1 4<br>CMP<br>3 IX2 | E1 3<br>CMP<br>2 IX1 | F1 3<br>CMP<br>1 IX |
| 02 5<br>BRSET1<br>3 DIR | 12 5<br>BSET1<br>2 DIR | 22 3<br>BHI<br>2 REL  | 3CHX<br>3CHX          | 42 5<br>MUL<br>1 INH   | 52 6<br>DIV<br>1 INH   | 62 1<br>NSA<br>1 INH   | 72 1<br>DAA<br>1 INH  | BGND<br>1              | 92 3<br>BGT<br>2 REL  | A2 2<br>SBC<br>2 IMM | B2 3<br>SBC<br>2 DIR | C2 4<br>SBC<br>3 EXT | D2 4<br>SBC<br>3 IX2 | E2 3<br>SBC<br>2 IX1 | F2 3<br>SBC<br>1 IX |
| 03 5<br>BRCLR1<br>3 DIR | 13 5<br>BCLR1<br>2 DIR | 23 3<br>BLS<br>2 REL  | COM<br>2 DIR          | 43 1<br>COMA<br>1 INH  | 53 1<br>COMX<br>1 INH  | 63 5<br>COM<br>2 IX1   | 73 4<br>COM<br>1 IX   | 83 11<br>SWI<br>1 INH  | 93 3<br>BLE<br>2 REL  | A3 2<br>CPX<br>2 IMM | B3 3<br>CPX<br>2 DIR | C3 4<br>CPX<br>3 EXT | CPX<br>3 IX2         | CPX<br>2 IX1         | F3 3<br>CPX<br>1 IX |
| 04 5<br>BRSET2<br>3 DIR | 14 5<br>BSET2<br>2 DIR | 24 3<br>BCC<br>2 REL  | 34 5<br>LSR<br>2 DIR  | 44 1<br>LSRA<br>1 INH  | 54 1<br>LSRX<br>1 INH  | 64 5<br>LSR<br>2 IX1   | 74 4<br>LSR<br>1 IX   | 84 1<br>TAP<br>1 INH   | 94 2<br>TXS<br>1 INH  |                      | B4 3<br>AND<br>2 DIR | C4 4<br>AND<br>3 EXT | aND<br>3 IX2         | E4 3<br>AND<br>2 IX1 | F4 3<br>AND<br>1 IX |
| 05 5<br>BRCLR2<br>3 DIR | 15 5<br>BCLR2<br>2 DIR | 25 3<br>BCS<br>2 REL  | 35 4<br>STHX<br>2 DIR | 45 3<br>LDHX<br>3 IMM  | 55 4<br>LDHX<br>2 DIR  | 65 3<br>CPHX<br>3 IMM  | 75 5<br>CPHX<br>2 DIR | 85 1<br>TPA<br>1 INH   | 95<br>TSX<br>1 INH    | BIT<br>2 IMM         | B5 3<br>BIT<br>2 DIR | C5 4<br>BIT<br>3 EXT | D5 4<br>BIT<br>3 IX2 | E5 3<br>BIT<br>2 IX1 | F5 3<br>BIT<br>1 IX |
| 06 5<br>BRSET3<br>3 DIR | 16 5<br>BSET3<br>2 DIR | 26 3<br>BNE<br>2 REL  | 36 5<br>ROR<br>2 DIR  | 46 1<br>RORA<br>1 INH  | 56 1<br>RORX<br>1 INH  | 66 5<br>ROR<br>2 IX1   | 76 4<br>ROR<br>1 IX   | 86 3<br>PULA<br>1 INH  | 96 5<br>STHX<br>3 EXT | LDA<br>2 IMM         | B6 3<br>LDA<br>2 DIR | LDA<br>3 EXT         | LDA<br>3 IX2         | E6 3<br>LDA<br>2 IX1 | F6 3<br>LDA<br>1 IX |
| 07 5<br>BRCLR3<br>3 DIR | 17 5<br>BCLR3<br>2 DIR | 27 3<br>BEQ<br>2 REL  | 37 5<br>ASR<br>2 DIR  | 47 1<br>ASRA<br>1 INH  | 57 1<br>ASRX<br>1 INH  | 67 5<br>ASR<br>2 IX1   | 77 4<br>ASR<br>1 IX   | 87 2<br>PSHA<br>1 INH  | 97 1<br>TAX<br>1 INH  | AIS                  | B7 3<br>STA<br>2 DIR | C7 4<br>STA<br>3 EXT | D7 4<br>STA<br>3 IX2 | E7 3<br>STA<br>2 IX1 | F7 2<br>STA<br>1 IX |
| 08 5<br>BRSET4<br>3 DIR | 18 5<br>BSET4<br>2 DIR | 28 3<br>BHCC<br>2 REL | 38 5<br>LSL<br>2 DIR  | 48 1<br>LSLA<br>1 INH  | 58 1<br>LSLX<br>1 INH  | 68 5<br>LSL<br>2 IX1   | 78 LSL<br>1 IX        | 88 3<br>PULX<br>1 INH  | 98 1<br>CLC<br>1 INH  | A8 2<br>EOR<br>2 IMM | B8 3<br>EOR<br>2 DIR | C8 4<br>EOR<br>3 EXT | D8 4<br>EOR<br>3 IX2 | E8 3<br>EOR<br>2 IX1 | F8 3<br>EOR<br>1 IX |
| 09 5<br>BRCLR4<br>3 DIR | 19 5<br>BCLR4<br>2 DIR | 29 3<br>BHCS<br>2 REL | 39 5<br>ROL<br>2 DIR  | 49 1<br>ROLA<br>1 INH  | 59 1<br>ROLX<br>1 INH  | 69 5<br>ROL<br>2 IX1   | 79 4<br>ROL<br>1 IX   | 89 2<br>PSHX<br>1 INH  | 99 1<br>SEC<br>1 INH  | A9 2<br>ADC<br>2 IMM | B9 3<br>ADC<br>2 DIR | C9 4<br>ADC<br>3 EXT | D9 4<br>ADC<br>3 IX2 | E9 3<br>ADC<br>2 IX1 | F9 3<br>ADC<br>1 IX |
| 0A 5<br>BRSET5<br>3 DIR | 1A 5<br>BSET5<br>2 DIR | 2A 3<br>BPL<br>2 REL  | 3A 5<br>DEC<br>2 DIR  | 4A 1<br>DECA<br>1 INH  | 5A 1<br>DECX<br>1 INH  | 6A 5<br>DEC<br>2 IX1   | 7A DEC<br>1 IX        | 8A 3<br>PULH<br>1 INH  | 9A 1<br>CLI<br>1 INH  | AA 2<br>ORA<br>2 IMM | BA 3<br>ORA<br>2 DIR | CA 4<br>ORA<br>3 EXT | DA 4<br>ORA<br>3 IX2 | EA 3<br>ORA<br>2 IX1 | FA 3<br>ORA<br>1 IX |
| 0B 5<br>BRCLR5<br>3 DIR | 1B 5<br>BCLR5<br>2 DIR | 2B 3<br>BMI<br>2 REL  | 3B 7<br>DBNZ<br>3 DIR | 4B 4<br>DBNZA<br>2 INH | 5B 4<br>DBNZX<br>2 INH | 6B 7<br>DBNZ<br>3 IX1  | 7B 6<br>DBNZ<br>2 IX  | 8B 2<br>PSHH<br>1 INH  | 9B 1<br>SEI<br>1 INH  | AB 2<br>ADD<br>2 IMM | BB 3<br>ADD<br>2 DIR | CB 4<br>ADD<br>3 EXT | DB 4<br>ADD<br>3 IX2 | EB 3<br>ADD<br>2 IX1 | FB 3<br>ADD<br>1 IX |
| 0C 5<br>BRSET6<br>3 DIR | 1C 5<br>BSET6<br>2 DIR | 2C 3<br>BMC<br>2 REL  | 3C 5<br>INC<br>2 DIR  | 4C 1<br>INCA<br>1 INH  | 5C 1<br>INCX<br>1 INH  | 6C 5<br>INC<br>2 IX1   | TO 4<br>INC<br>1 IX   | 8C 1<br>CLRH<br>1 INH  | 9C 1<br>RSP<br>1 INH  |                      | BC 3<br>JMP<br>2 DIR | 3 EXT                | DC 4<br>JMP<br>3 IX2 | JMP<br>IX1           | FC 3<br>JMP<br>1 IX |
| 0D 5<br>BRCLR6<br>3 DIR | 1D 5<br>BCLR6<br>2 DIR | 2D 3<br>BMS<br>2 REL  | 3D 4<br>TST<br>2 DIR  | 4D 1<br>TSTA<br>1 INH  | 5D 1<br>TSTX<br>1 INH  | 6D 4<br>TST<br>2 IX1   | 7D 3<br>TST<br>1 IX   |                        | 9D 1<br>NOP<br>1 INH  | BSR<br>2 REL         | BD 5<br>JSR<br>2 DIR | SP SXT               | DD 6<br>JSR<br>3 IX2 | SD 5<br>JSR 2        | FD 5<br>JSR<br>1 IX |
| 0E 5<br>BRSET7<br>3 DIR | 1E 5<br>BSET7<br>2 DIR | 2E 3<br>BIL<br>2 REL  | CPHX<br>3 EXI         | 4E 5<br>MOV<br>3 DD    | 5E 5<br>MOV<br>2 DIX+  | 6E 4<br>MOV<br>3 IMD   | 7E 5<br>MOV<br>2 IX+D | 8E 2+<br>STOP<br>1 INH | Page 2                | LDX<br>2 IMM         | BE 3<br>LDX<br>2 DIR | CE 4<br>LDX<br>3 EXT | LDX<br>3 IX2         | LDX<br>2 IX1         | FE 3<br>LDX<br>1 IX |
| 0F 5<br>BRCLR7<br>3 DIR | 1F 5<br>BCLR7<br>2 DIR | 2F 3<br>BIH<br>2 REL  | 3F 5<br>CLR<br>2 DIR  | 4F 1<br>CLRA<br>1 INH  | 5F 1<br>CLRX<br>1 INH  | 6F 5<br>CLR<br>2 IX1   | 7F 4<br>CLR<br>1 IX   | 8F 2+<br>WAIT<br>1 INH | 9F 1<br>TXA<br>1 INH  | AF 2<br>AIX<br>2 IMM | BF 3<br>STX<br>2 DIR | CF 4<br>STX<br>3 EXT | DF 4<br>STX<br>3 IX2 | EF 3<br>STX<br>2 IX1 | FF 2<br>STX<br>1 IX |

| Bit-Manipulation | Branch | Re | ad-Modify-Write         | Cor | ntrol |                        |                         | Register                | Memory                 |                                  |                         |
|------------------|--------|----|-------------------------|-----|-------|------------------------|-------------------------|-------------------------|------------------------|----------------------------------|-------------------------|
|                  |        |    | 9E60 6<br>NEG<br>3 SP1  |     |       |                        |                         |                         | 9ED0 5<br>SUB<br>4 SP2 | 3 SP1                            |                         |
|                  |        |    | 9E61 6<br>CBEQ<br>4 SP1 |     |       |                        |                         |                         | 9ED1 5<br>CMP          | 9EE1 4<br>CMP                    |                         |
|                  |        |    |                         |     |       |                        |                         |                         | 9ED2 5<br>SBC<br>4 SP2 | 9EE2 4<br>SBC                    |                         |
|                  |        |    | 9E63 6<br>COM<br>3 SP1  |     |       |                        |                         |                         | oED2 5                 | 9EE3 4<br>CPX<br>3 SP1<br>9EE4 4 | 9EF3 6<br>CPHX<br>3 SP1 |
|                  |        |    | 9E64 6<br>LSR<br>3 SP1  |     |       |                        |                         |                         | AND<br>4 SP2           | 3 SP1                            |                         |
|                  |        |    |                         |     |       |                        |                         |                         | 9ED5 5<br>BIT<br>4 SP2 | 9EE5 4<br>BIT<br>3 SP1<br>9EE6 4 |                         |
|                  |        |    | 9E66 6<br>ROR<br>3 SP1  |     |       |                        |                         |                         | 4 SP2                  | 3 SP1                            |                         |
|                  |        |    | 9E67 6<br>ASR<br>3 SP1  |     |       |                        |                         |                         | 9ED7 5<br>STA<br>4 SP2 | STA<br>3 SP1                     |                         |
|                  |        |    | 9E68 6<br>LSL<br>3 SP1  |     |       |                        |                         |                         | 9ED8 5<br>EOR<br>4 SP2 | EOR<br>3 SP1                     |                         |
|                  |        |    | 9E69 6<br>ROL<br>3 SP1  |     |       |                        |                         |                         | 9ED9 5<br>ADC<br>4 SP2 | ADC<br>3 SP1                     |                         |
|                  |        |    | 9E6A 6<br>DEC<br>3 SP1  |     |       |                        |                         |                         | 9EDA 5<br>ORA<br>4 SP2 | ORA<br>3 SP1                     |                         |
|                  |        |    | 9E6B 8<br>DBNZ<br>4 SP1 |     |       |                        |                         |                         | 9EDB 5<br>ADD<br>4 SP2 | IOFER 4                          |                         |
|                  |        |    | 9E6C 6<br>INC<br>3 SP1  |     |       |                        |                         |                         |                        |                                  |                         |
|                  |        |    | 9E6D 5<br>TST<br>3 SP1  |     |       |                        |                         |                         |                        |                                  |                         |
|                  |        |    |                         |     |       | PEAE 5<br>LDHX<br>2 IX | 9EBE 6<br>LDHX<br>4 IX2 | 9ECE 5<br>LDHX<br>3 IX1 | 9EDE 5<br>LDX<br>4 SP2 | 9EEE 4<br>LDX<br>3 SP1<br>9EEF 4 | 9EFE 5<br>LDHX<br>3 SP1 |
|                  |        |    | 9E6F 6<br>CLR<br>3 SP1  |     |       |                        |                         |                         | 9EDF 5<br>STX<br>4 SP2 | STX                              | 9EFF 3<br>STHX<br>3 SP1 |

| INH<br>IMM | Inherent<br>Immediate | REL<br>IX | Relative<br>Indexed, No Offset | SP1<br>SP2 | Stack Pointer, 8-Bit Offset<br>Stack Pointer, 16-Bit Offset |
|------------|-----------------------|-----------|--------------------------------|------------|-------------------------------------------------------------|
| DIR        | Direct                | IX1       | Indexed, 8-Bit Offset          | IX+        | Indexed, No Offset with                                     |
| EXT        | Extended              | IX2       | Indexed, 16-Bit Offset         |            | Post Increment                                              |
| DD         | DIR to DIR            | IMD       | IMM to DIR                     | IX1+       | Indexed, 1-Byte Offset with                                 |
| IX+D       | IX+ to DIR            | DIX+      | DIR to IX+                     |            | Post Increment                                              |

Note: All Sheet 2 Opcodes are Preceded by the Page 2 Prebyte (9E)

Prebyte (9E) and Opcode in Hexadecimal 9E60 6 NEG Instruction Mnemonic Addressing Mode

# **Addressing Modes**

INHERENT CLRA

IMMEDIATE LDA #\$12

DIRECT LDA \$50

EXTENDED LDA \$4000

INDEXED LDA 30000,X

LDA \$8,X+

•••••

RELATIVE BNE LOOP

# **INSTRUCTION SET** (By Functions)

**Data Movement** 

**Arithmetic** 

Logical

**Data Manipulation (shift)** 

**Bit Manipulation** 

**Program Control** 

**Binary Coded Decimal** 

**Special** 

#### - Load CPU Registers -

| Source                                                            |                                           |                  | I | Eff€ | ct | on | CC | R | Address                                             | Bus                                  |
|-------------------------------------------------------------------|-------------------------------------------|------------------|---|------|----|----|----|---|-----------------------------------------------------|--------------------------------------|
| Forms                                                             | Description                               | Operation        | ٧ | Н    | I  | N  | Z  | С | Modes                                               | Cycles                               |
| LDA #opr LDA opr LDA opr,X LDA opr,X LDA ,X LDA opr,SP LDA opr,SP | Load<br>Accumulator<br>from Memory        | A <— (M)         | 0 | l    | _  | У  | у  | ı | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LDX #opr LDX opr LDX opr,X LDX opr,X LDX ,X LDX opr,SP LDX opr,SP | Load Index<br>Register X<br>from Memory   | X <— (M)         | 0 | _    | _  | У  | у  | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LDHX #opr<br>LDHX opr                                             | Load Index<br>Register H:X<br>from Memory | H:X <— (M:M + 1) | 0 | ı    | 1  | у  | у  |   | IMM<br>DIR                                          | 3<br>4                               |

#### - Store CPU Registers -

| Source                                                                  |                                          |                | П | ff | ec | or  | C | CR       | Address                                      | Bus                             |
|-------------------------------------------------------------------------|------------------------------------------|----------------|---|----|----|-----|---|----------|----------------------------------------------|---------------------------------|
| Forms                                                                   | Description                              | Operation      | ٧ | ŀ  |    | I N | Z | <u> </u> | Modes                                        | Cycles                          |
| STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store<br>Accumulator in<br>Memory        | M ← (A)        | 0 |    | _  |     |   | у        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 3<br>4<br>4<br>3<br>2<br>4<br>5 |
| STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store Index<br>Register X in<br>Memory   | M ← (X)        | 0 | _  | _  |     |   | у        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 3<br>4<br>4<br>3<br>2<br>4<br>5 |
| STHX opr                                                                | Store Index<br>Register H:X in<br>Memory | M:M+1 <- (H:X) | 0 | _  | _  | _   |   | у        | DIR                                          | 4                               |

#### - Stack Operations -

| Source |                                |                             |   | Eff | ect | on | C | CR  | Address | Bus    |
|--------|--------------------------------|-----------------------------|---|-----|-----|----|---|-----|---------|--------|
| Forms  | Description                    | Operation                   | V | H   | I   | N  | Z | 2 ( | Modes   | Cycles |
| PSHA   | Push Accumulator onto Stack    | Push (A); SP <- (SP -\$01)  | ı | -   | _   | _  | _ | у   | INH     | 2      |
| PSHH   | Push Index Reg<br>H onto Stack | Push (H); SP <- (SP -\$01)  | ı |     | _   | _  |   | у   | INH     | 2      |
| PSHX   | Push Index Reg<br>X onto Stack | Push (X); SP <- (SP -\$01)  | l |     | _   | _  |   | У   | INH     | 2      |
| PULA   | Pull Accumulator from Stack    | SP <- (SP + \$01); Pull (A) | ı |     | _   | _  |   | у   | INH     | 2      |
| PULH   | Pull Index Reg<br>H from Stack | SP <- (SP + \$01); Pull (H) |   | _   | _   |    | _ | у   | INH     | 2      |
| PULX   | Pull Index Reg<br>X from Stack | SP <- (SP + \$01); Pull (X) |   |     | _   |    |   | у   | INH     | 2      |

#### - Register to Register -

| Source |                                  |                          |   | Eff | ect | on | СС | R | Address | Bus    |
|--------|----------------------------------|--------------------------|---|-----|-----|----|----|---|---------|--------|
| Forms  | Description                      | Operation                | ٧ | Н   | I   | N  | Z  | С | Modes   | Cycles |
| TAP    | Transfer Accumulat               | or CCR <- (A)            | I | •   | -   | -  | I  | У | INH     | 2      |
| ТРА    | Transfer CCR to Accumulator      | A <- (CCR)               | - | -   | -   | -  | •  | у | INH     | 1      |
| TAX    | Transfer A to Index X            | X <- (A)                 | - | -   | -   | -  | •  | У | INH     | 1      |
| TXA    | Transfer Index X to A            | A <- (X)                 | - |     | -   | -  | 1  | У | INH     | 1      |
| TXS    | Transfer Index<br>Register to SP | SPH:SP <- (H:X) -\$0001  | - | -   | _   | -  |    | У | INH     | 2      |
| TSX    | Transfer SP to Index Register    | H:X <- (SPH:SP) + \$0001 | - | -   | -   | -  | -  | У | INH     | 2      |

#### - Memory to Memory -

| Source                                                 |             |                                                       |    | Eff | ect | on | CC | CR | Addres                    | s Bus            |
|--------------------------------------------------------|-------------|-------------------------------------------------------|----|-----|-----|----|----|----|---------------------------|------------------|
| Forms                                                  | Description | Operation                                             | ٧  | Н   | I   | N  | Z  | С  | Modes                     | Cycles           |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,op<br>MOV X+,opr | Movo        | (M)Destination— (M)Source H:X <— (H:X) + 1 in X+ mode | es | _   | -   | -  | -  | у  | DD<br>DIX+<br>IMD<br>IX+D | 5<br>4<br>4<br>4 |

See Addressing Modes, Memory to Memory, for MOV instruction usage notes.

#### - Addition -

| Source                                                                              |                                               |                      |   | Eff | ec | t OI | า C | CF | Address                                             | Bus                                  |
|-------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|---|-----|----|------|-----|----|-----------------------------------------------------|--------------------------------------|
| Forms                                                                               | Description                                   | Operation            | ٧ | Н   | I  | N    | Z   | С  | Modes                                               | Cycles                               |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add Memory to<br>Accumulator<br>without Carry | A <- (A) + (M)       | ı | -   | ı  | _    | 1   | у  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ADC #opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add Memory to<br>Accumulator<br>with Carry    | A <- (A) + (M) + (C) | - | _   | -  | _    | -   | У  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

#### - Subtraction -

| Source                                                                              |                                                         |                    |   | Eff | ect | or | ı C | CF | Addres                                              | s Bus                                |
|-------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------|---|-----|-----|----|-----|----|-----------------------------------------------------|--------------------------------------|
| Forms                                                                               | Description                                             | Operation          | ٧ | Н   | I   | N  | Z   | С  | Modes                                               | Cycles                               |
| SUB #opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X<br>SUB opr,SP<br>SUB opr,SP | Subtract<br>Memory from<br>Accumulator<br>without Carry | A <- (A) -(M)      | 1 | ı   | ı   | -  | 1   | У  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract<br>Memory from<br>Accumulator<br>with Carry    | A <- (A) -(M) -(C) | - | -   | -   | -  | -   | У  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

#### - Multiplication & Division -

| Source |                                       |                                |   | Eff | ect | on | CC | R | Addres | s Bus        |
|--------|---------------------------------------|--------------------------------|---|-----|-----|----|----|---|--------|--------------|
| Forms  | Description                           | Operation                      | V | Н   | I   | N  | Z  | С | Mode   | <b>Cycle</b> |
| MUL    | Unsigned<br>8-bit x 8-bit<br>Multiply | X:A <- (X) x (A)               | - | 0   | -   | -  | -  | 0 | INH    | 5            |
| DIV    | Unsigned<br>16-bit x 8-bit<br>Divide  | A <- (H:A) -(X) H <- Remainder | - | -   | _   | -  | -  | у | INH    | 7            |

#### MUL

- X will contain the MSB of product
- A will contain the LSB of product

#### DIV

- · H is MSB of dividend
- · A is LSB of dividend
- · X is unaffected

#### - Increment & Decrement -

| Source                                                       |             |                                                                               |   | Effe | ect | on | CC | R | Addres                                | s Bus                      |
|--------------------------------------------------------------|-------------|-------------------------------------------------------------------------------|---|------|-----|----|----|---|---------------------------------------|----------------------------|
| Forms                                                        | Description | Operation                                                                     | ٧ | Н    | I   | N  | Z  | C | Modes                                 | Cycles                     |
| INC opr INCA INCX INC opr,X INC ,X INC opr,SP                | Increment   | M <- (M) + 1 A <- (A) + 1 X <- (X) + 1 M <- (M) + 1 M <- (M) + 1 M <- (M) + 1 | - |      | -   | -  | -  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement   | M <- (M) -1 A <- (A) -1 X <- (X) -1 M <- (M) -1 M <- (M) -1 M <- (M) -1       | - | -    | -   | -  | _  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |

- Complement & Negation -

| Source                                                       |                                     |                                                                                           |          | Eff | ect | or | ı C | CR | Address                               | Bus                        |
|--------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|----------|-----|-----|----|-----|----|---------------------------------------|----------------------------|
| Forms                                                        | Description                         | Operation                                                                                 | <b>V</b> | Н   | I   | N  | Z   | С  | Modes                                 | Cycles                     |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement<br>(One's<br>Complement) | M <- \$FF -(M) A <- \$FF -(A) X <- \$FF -(X) M <- \$FF -(M) M <- \$FF -(M) M <- \$FF -(M) | C        | -   | -   | -  | -   | 1  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate<br>(Two's<br>Complement)     | M <- \$00 -(M) A <- \$00 -(A) X <- \$00 -(X) M <- \$00 -(M) M <- \$00 -(M) M <- \$00 -(M) | -        | -   | -   | -  | -   | у  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |

**One's Complement** 

Unsigned operation

**Two's Complement** 

Signed operation

## - Comparison -

| Source                                                                              |                                              |                 |   | Eff | ect | or | C | CR | Address                                             | Bus                                  |
|-------------------------------------------------------------------------------------|----------------------------------------------|-----------------|---|-----|-----|----|---|----|-----------------------------------------------------|--------------------------------------|
| Forms                                                                               | Description                                  | Operation       | ٧ | Н   | I   | N  | Z | С  | Modes                                               | Cycles                               |
| CMP #opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X<br>CMP opr,SP<br>CMP opr,SP | Compare<br>Accumulator<br>with Memory        | A - (M)         | - | -   | -   | -  | - | у  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| CPX #opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X<br>CPX opr,SP<br>CPX opr,SP | Compare Index<br>Register X with<br>Memory   | X - (M)         | - | -   | -   | -  | - | у  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| CPHX #opr<br>CPHX opr                                                               | Compare Index<br>Register H:X<br>with Memory | H:X - (M:M + 1) | - | -   | -   | -  | - | у  | IMM<br>DIR                                          | 3<br>4                               |

#### - Miscellaneous -

| Source                                                               |                                                          |                                                                                         | E   | €ff€ | ct | on | CC | R | Address                                      | Bus                        |
|----------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|----|----|----|---|----------------------------------------------|----------------------------|
| Forms                                                                | Description                                              | Operation                                                                               | ٧   | Н    | I  | N  | Z  | С | Modes                                        | Cycles                     |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear                                                    | M <— \$00<br>A <— \$00<br>X <— \$00<br>H <— \$00<br>M <— \$00<br>M <— \$00<br>M <— \$00 | 0   | 1    | ı  | 0  | 1  | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3<br>1<br>1<br>3<br>2<br>4 |
| TST opr TSTA TSTX TST opr,X TST ,X TST opr,SP                        | Test for<br>Negative or<br>Zero                          | (M) - \$00<br>(A) - \$00<br>(X) - \$00<br>(M) - \$00<br>(M) - \$00<br>(M) - \$00        | 0   | ı    |    | у  | у  | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1        | 3<br>1<br>1<br>3<br>2<br>4 |
| AIS #opr                                                             | Add Immediate<br>Value (Signed) to<br>Stack Pointer      | SPH:SP <— (SPH:SP) + (16 << N                                                           | 1)_ | ı    | ı  | _  | _  | _ | IMM                                          | 2                          |
| AIX #opr                                                             | Add Immediate<br>Value (Signed) to<br>Index Register H:X | H:X <— (H:X) + (16 << M)                                                                | _   | _    | _  | _  | _  | _ | IMM                                          | 2                          |

# AIS (Add Imm to Sp)

AIS can be used to quickly allocate or deallocate stack space

- Temporary variables
- Procedure frames



# **AIX** (Add Imm to H:X)

- Efficiently increment or decrement the H:X register
  - AIX only affect the X register
  - INCX / DECX affect the CCR, AIX does not!
- INCX / DECX Looping over blocks of memory
  - Indexed addressing with post increment only
- AIX, Only available for MOV and CBEQ instructions!

# **Logical Operators**

| Source                                                                              |                                           | _              | E | Effe | ect | on | CC | R | Address                                             | Bus                                  |
|-------------------------------------------------------------------------------------|-------------------------------------------|----------------|---|------|-----|----|----|---|-----------------------------------------------------|--------------------------------------|
| Forms                                                                               | Description                               | Operation      | V | Н    | I   | N  | Z  | С | Modes                                               | Cycles                               |
| AND #opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND<br>Accumulator<br>and Memroy  | A <- (A) Λ (M) | 0 | 1    | 1   | -  | ı  | у | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>3<br>2<br>4<br>5      |
| ORA #opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR<br>Accumulator<br>and Memory | A <- (A) + (M) | 0 | -    | -   | -  | 1  | у | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP  | Exclusive OR<br>Accumulator<br>and Memory | A <一 (A) 舽(M)  | 0 | -    | -   | -  | 1  | у | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

# **Bit Manipulation**

| Source                                                            |                                              |                         | E | Eff€ | ct | on | CC | R | Address                        | Bus                                  |
|-------------------------------------------------------------------|----------------------------------------------|-------------------------|---|------|----|----|----|---|--------------------------------|--------------------------------------|
| Forms                                                             | Description                                  | Operation               | ٧ | Н    | I  | N  | Z  | С | Modes                          | Cycles                               |
| BIT #opr BIT opr BIT opr,X BIT opr,X BIT ,X BIT opr,SP BIT opr,SP | Bit test (AND)<br>Accumulator<br>with Memory | <b>Α</b> Λ ( <b>M</b> ) | 0 | 1    | l  | у  | У  | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| BCLR n,opr                                                        | Clear bit n in<br>Memory                     | Mn <— 0                 | ı | ı    | ı  | _  | _  | _ | DIR                            | 4                                    |
| BSET n,opr                                                        | Set bit n in<br>Memory                       | Mn <— 1                 | ı | ı    | -  | _  | _  | _ | DIR                            | 4                                    |
| CLC                                                               | Clear Carry Bit                              | C < 0                   | - | 1    | -  | _  | _  | 0 | INH                            | 1                                    |
| SEC                                                               | Set Carry Bit                                | C <— 1                  |   | ı    | _  | _  | _  | 1 | INH                            | 1                                    |
| CLI                                                               | Clear Interrupt Mas                          | k I <— 0                | _ | _    | 0  | _  | _  | _ | INH                            | 2                                    |
| SEI                                                               | Set Interrupt Mask                           | I <— 1                  | _ | _    | 1  | _  | _  | _ | INH                            | 2                                    |

# **Data Manipulation**

- Shifts -

| Source                                                       |                                           |           | E | =ffe | ct | on | CC | R | Address                               | Bus                        |
|--------------------------------------------------------------|-------------------------------------------|-----------|---|------|----|----|----|---|---------------------------------------|----------------------------|
| Forms                                                        | Description                               | Operation | ٧ | Н    | I  | N  | Z  | С | Modes                                 | Cycles                     |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic<br>Shift Left<br>(Same as LSL) | C         | 1 | 1    | 1  | -  | -  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X<br>ASR opr,SP | Arithmetic<br>Shift Right                 | b7 b0 C   | 1 | 1    | 1  | -  | -  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| LSL opr<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP         | Logical Shift Left                        | C0        | 1 | 1    | 1  | -  | -  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right                       | 0 - C b0  |   | ı    |    | 0  | -  | у | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |

# Data Manipulation - Rotates -

| Source                                                   |                               |           | Е | ffe | ct ( | on ( | CC | R | Address                               | Bus                        |
|----------------------------------------------------------|-------------------------------|-----------|---|-----|------|------|----|---|---------------------------------------|----------------------------|
| Forms                                                    | Description                   | Operation | ٧ | Н   | I    | N    | Z  | C | Modes                                 | Cycle                      |
| ROLopr<br>ROLA<br>ROLX<br>ROLopr,X<br>ROL,X<br>ROLopr,SP | Rotate Left<br>through Carry  | b7 b0     | - | -   | -    | -    | -  | Y | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |
| RORopr<br>RORA<br>RORX<br>RORopr,X<br>ROR,X<br>RORopr,SP | Rotate Right<br>through Carry | b7 b0     | - | ε   | -    | _    | -  | Y | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 4<br>1<br>1<br>4<br>3<br>5 |

# Program Control - Branches -

| <b>Dianonos</b>                          |           |
|------------------------------------------|-----------|
| Instruction                              | Mnemonic  |
| Branch if Carry Clear                    | BCC       |
| Branch if Carry Set                      | BCS       |
| Branch if Equal                          | BEQ       |
| Branch if Greater Than or Equal (Signed) | BGE       |
| Branch if Greater Than (Signed)          | BGT       |
| Branch if Half-Carry Clear               | ВНСС      |
| Branch if Half-Carry Set                 | BHCS      |
| Branch if Higher                         | BHI       |
| Branch if Higher or Same                 | BHS (BCC) |
| Branch if Interrupt Line High            | BIH       |
| Branch if Interrupt Line Low             | BIL       |
| Branch if Less Than or Equal (Signed)    | BLE       |

- Branches -

| Branch if Lower | BLO (BCS) |
|-----------------|-----------|
|-----------------|-----------|

Branch if Lower or Same BLS

Branch if Less Than (Signed) BLT

Branch if Interrupt Mask Clear BMC

Branch if Minus BMI

Branch if Interrupt Mask Set BMS

Branch if Not Equal BNE

Branch if Plus BPL

Branch Always BRA

Branch if Bit n in Memory Clear BRCLR

Branch if Bit n in Memory Set BRSET

Branch Never BRN

Branch to Subroutine BSR

#### - Branches -

| Source        |                                                                                                          |                                             |   | Ξff | ect | on | C | CR | Address     | Bus    |
|---------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------|---|-----|-----|----|---|----|-------------|--------|
| Forms         | Description                                                                                              | Operation                                   | ٧ | Н   | I   | N  | Z | С  | Modes       | Cycles |
| Bcc rel       | Branch if conditions true ( CC, CS, HCC, HC HI, HS, LO, LS, PL MI, EQ, NE, GE, G LE, LT, IH, IL, MC, MS) | S, <sub>PC</sub> < (PC) + \$0002 + rel - cc | - | - 1 | -   | -  | - | у  | REL         | 3      |
| BRA rel       | Branch Always                                                                                            | PC <- (PC) + \$0002 + rel                   | ı | ı   | •   | -  | - | у  | REL         | 3      |
| BRN rel       | Branch Never                                                                                             | PC <- (PC) + \$0002                         | • | •   | •   | -  | - | у  | REL         | 3      |
| BRCLRn,opr,re | Branch if Bit n in<br>Memory is Clear                                                                    | PC <- (PC) + \$0003 + rel<br>- Mn = 0       | • | •   | -   | -  | • | у  | DIR/<br>REL | 5      |
| BRSETn,opr,re | Branch if Bit n in<br>Memory is Set                                                                      | PC < (PC) + \$0003 + rel<br>Mn = 1          | • | -   | -   | -  | - | у  | DIR/<br>REL | 5      |

#### - Special Branching -

| Source          |                             |                                                                                               | E | Eff€ | ect | Effect on CCR |   |   | Address | Bus    |
|-----------------|-----------------------------|-----------------------------------------------------------------------------------------------|---|------|-----|---------------|---|---|---------|--------|
| Forms           | Description                 | Operation                                                                                     | ۷ | Н    | I   | N             | Z | С | Modes   | Cycles |
| CBEQ opr,rel    |                             | PC <— (PC) + \$0003 +rel<br>? (A) - (M) = \$00                                                |   |      |     |               |   |   | DIR     | 5      |
| CBEQA #opr,rel  |                             | PC <— (PC) + \$0003 +rel<br>? (A) - (M) = \$00                                                |   |      |     |               |   |   | IMM     | 4      |
| CBEQX #opr,rel  | Compare and                 | PC <— (PC) + \$0003 +rel<br>? (X) - (M) = \$00                                                |   |      |     |               |   |   | IMM     | 4      |
| CBEQ X+,rel     | Compare and Branch if Equal | PC < (PC) + \$0003 +rel                                                                       | - | -    | -   | -             | - | - | IX+     | 4      |
| CBEQ opr,X+,rel |                             | ? (A) – (M) = \$00<br>PC <— (PC) + \$0002 +rel                                                |   |      |     |               |   |   | IX1+    | 5      |
| CBEQ opr,SP,rel |                             | ? (A) - (M) = \$00<br>PC < (PC) + \$0004 +rel<br>? (A) - (M) = \$00                           |   |      |     |               |   |   | SP1     | 6      |
| DBNZ opr,rel    |                             | M <— (M) – \$01<br>PC <— (PC) + \$0003 + rel ? (M) ° 0                                        |   |      |     |               |   |   | DIR     | 5      |
| DBNZA rel       |                             | A <— (A) – \$01<br>  PC <— (PC) + \$0002 + rel ? (A) ° 0                                      |   |      |     |               |   |   | INH     | 3      |
| DBNZX rel       | Decrement and               | X <— (X) – \$01<br>  PC <— (PC) + \$0002 + rel ? (X) ° 0                                      |   |      |     |               |   |   | INH     | 3      |
| DBNZ X,rel      | Branch if not<br>Zero       | M <— (M) – \$01<br>PC <— (PC) + \$0002 + rel ? (M) ° 0                                        | - | _    | -   | _             | _ | - | IX      | 4      |
| DBNZ opr,X,rel  |                             | M ← (M) – \$01                                                                                |   |      |     |               |   |   | IX1     | 5      |
| DBNZ opr,SP,rel |                             | PC <— (PC) + \$0003 + rel ? (M) ° 0<br>M <— (M) – \$01<br>PC <— (PC) + \$0004 + rel ? (M) ° 0 |   |      |     |               |   |   | SP1     | 6      |

#### **CBEQ** and **DBNZ**

#### **CBEQ** combines the CMP and BEQ instruction

Faster table lookup/search operations

#### **DBNZ** combines the DEC and BNE instructions

Faster more efficient looping

# **CBEQ Example**

- \* Subroutine that searches a string for the next blank character
- \* and then points the H:X register to the character immediately
- \* following the blank.
- \* H:X is assumed to already point to a location in the string.

| String | ORG<br>RMB | \$00A0<br>50 | ;The character string |
|--------|------------|--------------|-----------------------|
|        |            |              |                       |

ORG \$6E00

Search LDA #\$20 ;Load search character

Loop CBEQ X+,Out ;Match?

BRA Loop ;No match, do it again.

- \* X post increment will occur regardless of whether the branch is
- \* taken. Therefore when a match is found H:X already points to the
- \* next character.

Out RTS

How could you change this example to avoid searching past the end of the string?

# **DBNZ Example**

```
* Time delay routine
* Delay = N \times (160.0+0.375) \mu s for an 8 MHz CPU clock
* For example, for delay = 10ms N = 63
                                    ;Loop counter for 10 ms delay
Ν
            EQU
                     63
            ORG
                     $50
Count
            RMB
                                    ;Loop counter
            ORG
                     $6E00
            LDA
Delay
                     #N
                                    ;Set delay constant
Loop
            DBNZ
                     Count, Loop
                                    ;Inner loop, Count starts at $00
            DBNZA
                     Loop
            RTS
```

How were the values 160.0 and 0.375 derived?

#### - Jumps and Subroutines -

| Source                          |                             |                        |                                                                                                                   |        | Eff | ect | or | ı C | CF | Addres                         | s Bus                 |
|---------------------------------|-----------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|--------|-----|-----|----|-----|----|--------------------------------|-----------------------|
| Forms                           |                             | Description            | Operation                                                                                                         | ٧      | Н   | I   | N  | Z   | С  | Modes                          | Cycles                |
| JMP<br>JMP<br>JMP<br>JMP<br>JMP | opr<br>opr,X<br>opr,X<br>,X | Jump to location       | PC <-Jump Address                                                                                                 | -      | -   | 1   | -  | 1   | У  | DIR<br>EXT<br>IX2<br>IX1<br>IX | 2<br>3<br>4<br>3<br>2 |
| JSR<br>JSR<br>JSR<br>JSR<br>JSR | opr<br>opr,X<br>opr,X<br>,X | Jump to subrouti       | PC <- (PC) + n ( n=1, 2 or<br>Push (PCL); SP <- (SP) -1<br>Push (PCH); SP <- (SP) -1<br>PC <- Unconditional Addre | -      | -   | -   | -  |     | У  | DIR<br>EXT<br>IX2<br>IX1<br>IX | 4<br>5<br>6<br>5<br>4 |
| BSR                             | rel                         | Branch to subroutine   | PC <- (PC) + 2 Push (PCL); SP <- (SP) -1 Push (PCH); SP <- (SP) -1 PC <- (PC) + rel                               |        | -   | •   | _  | ı   | у  | REL                            | 4                     |
| RTS                             |                             | Return from subroutine | SP <- (SP) + 1; Pull (PCH<br>SP <- (SP) + 1; Pull (PCL                                                            | )<br>) | -   | -   | -  | -   | у  | INH                            | 4                     |

#### - Interrupt -

| Source |                          |                                                                                                                                                                                                                | I              | Ξff | ect | t o | n C | CF | Addres         | s Bus  |
|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|-----|----|----------------|--------|
| Forms  | Description              | Operation                                                                                                                                                                                                      | ٧              | ŀ   | ł   |     | N   | Z  | <b>C</b> Modes | Cycles |
| SWI    | Software Interrup        | PC <- (PC) + 1 Push (PCL); SP <- (SP) - Push (PCH); SP <- (SP) - Push (X); SP <- (SP) -1 Push (A); SP <- (SP) -1 Push (CCR); SP <- (SP) - I <- 1 PCH <- Interrupt Vector H Byte PCL <- Interrupt Vector L Byte | 1<br>1-<br>igl | 1   | 1   | -   | -   | у  | INH            | 9      |
| RTI    | Return from<br>Interrupt | SP <- (SP) + 1; Pull (CCR<br>SP <- (SP) + 1; Pull (A)<br>SP <- (SP) + 1; Pull (X)<br>SP <- (SP) + 1; Pull (PCH<br>SP <- (SP) + 1; Pull (PCL                                                                    | ,<br>-<br>)    | 1   | -   | -   | -   | у  | INH            | 7      |

# **Binary Coded Decimal**

| Source |                                           |                      | Effect on CCR |   |   |   |   |   | Address | Bus    |
|--------|-------------------------------------------|----------------------|---------------|---|---|---|---|---|---------|--------|
| Forms  | Description                               | Operation            | V             | Н | I | N | Z | С | Modes   | Cycles |
| DAA    | Decimal Adjust Accumulator                | (A) <sub>10</sub>    | U             | _ | _ | у | у | у | INH     | 2      |
| NSA    | Nibble Swap<br>contents of<br>Accumulator | A <— (A[3:0]:A[7:4]) |               | _ | _ | _ | _ |   | INH     | 3      |

# **Special Instructions**

| Source |                                       |                             | Effect on CCR |   |   |   |   |   | Address | Bus    |
|--------|---------------------------------------|-----------------------------|---------------|---|---|---|---|---|---------|--------|
| Forms  | Description                           | Operation                   | ٧             | ŀ |   | N | 2 | ( | Modes   | Cycles |
| RSP    | Reset Stack Pointe                    | r SPL <— \$FF               | _             | _ | _ | _ |   | _ | INH     | 1      |
| NOP    | No Operation                          | None                        | _             | _ | _ | _ | _ | _ | INH     | 1      |
| STOP   | Stop Processor and wait for interrupt | d I <— 0<br>Stop Oscillator | _             | _ | 0 | - | _ | _ | INH     | 1      |
| WAIT   | Halt Processor and wait for interrupt | I <— 0                      | _             | _ | 0 | _ | _ | _ | INH     | 1      |

#### **WAIT:**

- CPU08 stops processing instructions
- waits for an interrupt

#### STOP:

- CPU08 stops processing instructions
- Stops the oscillator circuit
  - Puts MPU in low power state
- Waits for interrupt